SDRAM_Controller_Verilog
darkriscv
SDRAM_Controller_Verilog | darkriscv | |
---|---|---|
- | 3 | |
4 | 1,892 | |
- | 1.7% | |
0.0 | 6.3 | |
about 3 years ago | 13 days ago | |
Verilog | Verilog | |
- | BSD 3-clause "New" or "Revised" License |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
SDRAM_Controller_Verilog
We haven't tracked posts mentioning SDRAM_Controller_Verilog yet.
Tracking mentions began in Dec 2020.
darkriscv
-
As an undergrad in my 3rd year with what feels like very little basics down, is implementing a basic RISC-V 5-stage pipelined processor on an FPGA too complex a project for an undergrad student?
This guy here has designed his 2 stage RISC-V in just one right: https://github.com/darklife/darkriscv.
- Are there any dual-GBE, PoE-capable SBCs?
-
Chinese Academy of Sciences releases "Xiangshan", a high performance open source RISC-V processor that runs Linux
Just found https://github.com/darklife/darkriscv whose (incomplete) core is surprisingly short. Which means you won't have to learn a lot. You can run it in simulator or on one of the listed fpga boards.
What are some alternatives?
FPGA_SDRAM_Controller - SDRAM controller optimized to a memory bandwidth of 316MB/s
biriscv - 32-bit Superscalar RISC-V CPU
open-fpga-verilog-tutorial - Learn how to design digital systems and synthesize them into an FPGA using only opensource tools
XiangShan - Open-source high-performance RISC-V processor
riscv - RISC-V CPU Core (RV32IM)
VexRiscv - A FPGA friendly 32 bit RISC-V CPU implementation
Cores-VeeR-EH1 - VeeR EH1 core
friscv - RISCV CPU implementation in SystemVerilog
meta-riscv - OpenEmbedded/Yocto layer for RISC-V Architecture
f4pga-examples - Example designs showing different ways to use F4PGA toolchains.
ice-chips-verilog - IceChips is a library of all common discrete logic devices in Verilog