riscv-boom VS Cores-VeeR-EL2

Compare riscv-boom vs Cores-VeeR-EL2 and see what are their differences.

Our great sponsors
  • InfluxDB - Power Real-Time Data Analytics at Scale
  • WorkOS - The modern identity platform for B2B SaaS
  • SaaSHub - Software Alternatives and Reviews
riscv-boom Cores-VeeR-EL2
12 1
1,593 222
3.0% 4.1%
7.2 9.2
about 1 month ago 9 days ago
Scala SystemVerilog
BSD 3-clause "New" or "Revised" License Apache License 2.0
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.

riscv-boom

Posts with mentions or reviews of riscv-boom. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2023-12-10.

Cores-VeeR-EL2

Posts with mentions or reviews of Cores-VeeR-EL2. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2021-09-08.

What are some alternatives?

When comparing riscv-boom and Cores-VeeR-EL2 you can also consider the following projects:

rocket-chip - Rocket Chip Generator

Cores-VeeR-EH1 - VeeR EH1 core

openc910 - OpenXuantie - OpenC910 Core

projf-explore - Project F brings FPGAs to life with exciting open-source designs you can build on.

XiangShan - Open-source high-performance RISC-V processor

cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

rsd - RSD: RISC-V Out-of-Order Superscalar Processor

riscv-mini - Simple RISC-V 3-stage Pipeline in Chisel

VeriGPU - OpenSource GPU, in Verilog, loosely based on RISC-V ISA

scr1 - SCR1 is a high-quality open-source RISC-V MCU core in Verilog