neorv32-verilog
naja
neorv32-verilog | naja | |
---|---|---|
5 | 4 | |
40 | 42 | |
- | - | |
8.1 | 9.0 | |
5 days ago | 12 days ago | |
Verilog | Python | |
BSD 3-clause "New" or "Revised" License | Apache License 2.0 |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
neorv32-verilog
-
Converting VHDL to Verilog using GHDL
I am not sure if this helps, but here is a project that also uses GHDL to convert a quite large VHDL setup (including package files) to Verilog: https://github.com/stnolting/neorv32-verilog
- Convert VHDL to Verilog using GHDL (using a RISC-V core as example)
- Show HN: Convert VHDL to Verilog using GHDL (+ first evaluation)
naja
-
Naja-Verilog: stand-alone structural (gate-level) parser
Hi everyone, If you need to build C++ (or Python) application loading gate level verilog, similar to the one at the input of FPGA PnR tools, https://github.com/xtofalex/naja-verilog is available. This parser has been designed to allow the construction on the fly of any netlist data structure. One note: if you need also a C++ netlist data structure (with Python bindings) to build netlist analysis or editing tools on top, Naja SNL: https://github.com/xtofalex/naja is also ready for use. Hope this is useful. If it is or if you face any issue, please reach to me. Feedback welcome.
-
Show HN: Naja-Verilog – Structural Verilog Parser
The project's other github repo is better to learn more about the project: https://github.com/xtofalex/naja
The linked repo doesn't have a informative Readme. An example showing showing Naja differs from existing tools would help people unfamiliar with Electronic Design Automation, like me.
- Naja - Open-source data structures for EDA back end tools development
- Show HN: Naja – open-source data structures for EDA back end tools development
What are some alternatives?
biriscv - 32-bit Superscalar RISC-V CPU
naja-verilog - A standalone structural (gate-level) verilog parser
riscv - RISC-V CPU Core (RV32IM)
metron - A C++ to Verilog translation tool with some basic guarantees that your code will work.
serv - SERV - The SErial RISC-V CPU
verilator - Verilator open-source SystemVerilog simulator and lint system
ghdl - VHDL 2008/93/87 simulator
rggen - Code generation tool for control and status registers
edalize - An abstraction library for interfacing EDA tools
Beagle_SDR_GPS - KiwiSDR: BeagleBone web-accessible shortwave receiver and software-defined GPS
fpga_floorplanning - NTHU CS5160 FPGA結構及設計自動化 麥偉基 Final Project