friscv
fpga_riscv_cpu
friscv | fpga_riscv_cpu | |
---|---|---|
1 | 1 | |
17 | 10 | |
- | - | |
4.7 | 1.1 | |
3 days ago | over 1 year ago | |
SystemVerilog | Verilog | |
MIT License | MIT License |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
friscv
fpga_riscv_cpu
What are some alternatives?
darkriscv - opensouce RISC-V cpu core implemented in Verilog from scratch in one night!
RISC-V - Design implementation of the RV32I Core in Verilog HDL with Zicsr extension
scr1 - SCR1 is a high-quality open-source RISC-V MCU core in Verilog
Hazard3 - 3-stage RV32IMACZb* processor with debug
ravenoc - RaveNoC is a configurable HDL NoC (Network-On-Chip) suitable for MPSoCs and different MP applications
ITA-CORES - RISC-V SoC Physical Implementation in 180 nm CMOS with a Quark Core Based on FemtoRV32
cheshire - A minimal Linux-capable 64-bit RISC-V SoC built around CVA6
biriscv - 32-bit Superscalar RISC-V CPU
rp32 - RISC-V processor with CPI=1 (every single instruction executed in a single clock cycle).
cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
airisc_core_complex - Fraunhofer IMS processor core. RISC-V ISA (RV32IM) with additional peripherals for embedded AI applications and smart sensors.
Cores-VeeR-EH1 - VeeR EH1 core