friscv
RISCV CPU implementation in SystemVerilog (by dpretet)
darkriscv
opensouce RISC-V cpu core implemented in Verilog from scratch in one night! (by darklife)
Our great sponsors
friscv | darkriscv | |
---|---|---|
1 | 3 | |
14 | 1,882 | |
- | 2.8% | |
8.4 | 6.3 | |
2 months ago | 6 days ago | |
Coq | Verilog | |
MIT License | BSD 3-clause "New" or "Revised" License |
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
friscv
Posts with mentions or reviews of friscv.
We have used some of these posts to build our list of alternatives
and similar projects. The last one was on 2021-06-22.
darkriscv
Posts with mentions or reviews of darkriscv.
We have used some of these posts to build our list of alternatives
and similar projects. The last one was on 2021-08-20.
-
As an undergrad in my 3rd year with what feels like very little basics down, is implementing a basic RISC-V 5-stage pipelined processor on an FPGA too complex a project for an undergrad student?
This guy here has designed his 2 stage RISC-V in just one right: https://github.com/darklife/darkriscv.
- Are there any dual-GBE, PoE-capable SBCs?
-
Chinese Academy of Sciences releases "Xiangshan", a high performance open source RISC-V processor that runs Linux
Just found https://github.com/darklife/darkriscv whose (incomplete) core is surprisingly short. Which means you won't have to learn a lot. You can run it in simulator or on one of the listed fpga boards.
What are some alternatives?
When comparing friscv and darkriscv you can also consider the following projects:
ravenoc - RaveNoC is a configurable HDL NoC (Network-On-Chip) suitable for MPSoCs and different MP applications
biriscv - 32-bit Superscalar RISC-V CPU
scr1 - SCR1 is a high-quality open-source RISC-V MCU core in Verilog
XiangShan - Open-source high-performance RISC-V processor
cheshire - A minimal Linux-capable 64-bit RISC-V SoC built around CVA6
riscv - RISC-V CPU Core (RV32IM)
rp32 - RISC-V processor with CPI=1 (every single instruction executed in a single clock cycle).
VexRiscv - A FPGA friendly 32 bit RISC-V CPU implementation
Cores-VeeR-EH1 - VeeR EH1 core
cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
meta-riscv - OpenEmbedded/Yocto layer for RISC-V Architecture