cv32e40p VS cva6

Compare cv32e40p vs cva6 and see what are their differences.

cv32e40p

CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform (by openhwgroup)

cva6

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux (by openhwgroup)
Our great sponsors
  • WorkOS - The modern identity platform for B2B SaaS
  • InfluxDB - Power Real-Time Data Analytics at Scale
  • SaaSHub - Software Alternatives and Reviews
cv32e40p cva6
3 10
874 2,085
2.5% 4.4%
8.9 9.7
9 days ago 1 day ago
SystemVerilog Assembly
GNU General Public License v3.0 or later GNU General Public License v3.0 or later
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.

cv32e40p

Posts with mentions or reviews of cv32e40p. We have used some of these posts to build our list of alternatives and similar projects.

cva6

Posts with mentions or reviews of cva6. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2023-03-08.

What are some alternatives?

When comparing cv32e40p and cva6 you can also consider the following projects:

riscv-simple-sv - A simple RISC V core for teaching

litex - Build your hardware, easily!

Cores-VeeR-EL2 - VeeR EL2 Core

verilator - Verilator open-source SystemVerilog simulator and lint system

capstone - Capstone disassembly/disassembler framework: Core (Arm, Arm64, BPF, EVM, M68K, M680X, MOS65xx, Mips, PPC, RISCV, Sparc, SystemZ, TMS320C64x, Web Assembly, X86, X86_64, XCore) + bindings. [Moved to: https://github.com/capstone-engine/capstone]

riscv-cores-list - RISC-V Cores, SoC platforms and SoCs

Cores-VeeR-EH1 - VeeR EH1 core

riscv_vhdl - Portable RISC-V System-on-Chip implementation: RTL, debugger and simulators

friscv - RISCV CPU implementation in SystemVerilog

litedram - Small footprint and configurable DRAM core

ara - The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

gd32vf103inator - Program the GD32VF103 using C, your favourite editor and make