riscv-simple-sv
ulm-on-ice
riscv-simple-sv | ulm-on-ice | |
---|---|---|
2 | 1 | |
145 | 2 | |
- | - | |
0.0 | 5.6 | |
over 2 years ago | about 1 year ago | |
SystemVerilog | SystemVerilog | |
BSD 3-clause "New" or "Revised" License | GNU General Public License v3.0 only |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
riscv-simple-sv
-
Simple CPU cores to study?
I published the code on GitHub: https://github.com/tilk/riscv-simple-sv
-
Need help in CPU design
I need to run a RISC-V softcore in my FPGA. I don't need to develop the core myself, which means I can use one with good support and that is well implemented (if someone knows a good one, tell me in the comments, please). Since I'm a little new to this area I started by using a simple core: https://github.com/tilk/riscv-simple-sv, however, I'm a little lost in the steps that I need to do. First, I need to put the core in my FPGA. Then, how can I execute code in the core? Do I need to put the machine code into the ROM? And how can I do that? What if I want to debug my C programs that are supposed to run on the core?
ulm-on-ice
-
Building your own computer with an FPGA
I used a Lattice ice40 FPGA (e.g. icebreaker) FPGA to implement a simple RISC microprocessor. For the hardware description I used SystemVerilog and an open source toolchain. The source code is on GitHub.
What are some alternatives?
cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform
FPGA-Video-Processing - Realtime video processing w/ Gaussian + Sobel Filters targeting Artix-7 FPGA
scr1 - SCR1 is a high-quality open-source RISC-V MCU core in Verilog
libsv - An open source, parameterized SystemVerilog digital hardware IP library
gdb-stub - gdb-proxy implementation for bonfire
BrianHG-DDR3-Controller - DDR3 Controller v1.60, 16 read/write ports, configurable widths, priority, auto-burst size & cache on each port. VGA/HDMI multiwindow video controller with alpha-blended layers. Docs & TBs included.
picoMIPS - picoMIPS processor doing affine transformation
VeriGPU - OpenSource GPU, in Verilog, loosely based on RISC-V ISA
neorv32 - :rocket: A tiny, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
rhd - Tiny 16-bit RISC Core