cva6 VS SaxonSoc

Compare cva6 vs SaxonSoc and see what are their differences.

cva6

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux (by openhwgroup)

SaxonSoc

SoC based on VexRiscv and ICE40 UP5K (by SpinalHDL)
Our great sponsors
  • InfluxDB - Power Real-Time Data Analytics at Scale
  • WorkOS - The modern identity platform for B2B SaaS
  • SaaSHub - Software Alternatives and Reviews
cva6 SaxonSoc
10 1
2,085 141
4.4% 2.1%
9.7 4.8
about 16 hours ago 22 days ago
Assembly Scala
GNU General Public License v3.0 or later MIT License
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.

cva6

Posts with mentions or reviews of cva6. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2023-03-08.

SaxonSoc

Posts with mentions or reviews of SaxonSoc. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2021-05-26.
  • How many more years until we have a completely open source RISC-V SOC?
    6 projects | /r/RISCV | 26 May 2021
    Most of them might still be missing on the ASIC side, but already exist to some extent on the FPGA side. Litex (https://github.com/enjoy-digital/litex/) is adding support for the USB host (ohci-compatible) developed for Saxon (https://github.com/SpinalHDL/SaxonSoc), in addition to the DRAM, Ethernet (MII, GMII, some RGMII), micro-sd, UART, HDMI framebuffer, ... peripherals that are already supported.

What are some alternatives?

When comparing cva6 and SaxonSoc you can also consider the following projects:

cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

litex - Build your hardware, easily!

riscv-boom - SonicBOOM: The Berkeley Out-of-Order Machine

verilator - Verilator open-source SystemVerilog simulator and lint system

litedram - Small footprint and configurable DRAM core

riscv-cores-list - RISC-V Cores, SoC platforms and SoCs

openwifi - open-source IEEE 802.11 WiFi baseband FPGA (chip) design: driver, software

riscv_vhdl - Portable RISC-V System-on-Chip implementation: RTL, debugger and simulators

hdcp

rocket-chip - Rocket Chip Generator