Compliance-Tests
forth-cpu
Compliance-Tests | forth-cpu | |
---|---|---|
1 | 2 | |
25 | 315 | |
- | - | |
4.0 | 2.6 | |
6 days ago | about 2 years ago | |
VHDL | VHDL | |
Apache License 2.0 | - |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
Compliance-Tests
-
VHDL Testbench Library Comparison
There is an initiative for feature support here: https://github.com/VHDL/Compliance-Tests/ but is has not been active for over a year. With a compliance test anyone can test their own simulator or simulators they are evaluating. A public comparison is trickier as such benchmarking is typically prohibited by the license.
forth-cpu
-
Designs targeting specific boards?
Like in my head I thought having a piece of verilog and having enough LUTs in any board would do the thing, so what meant here? An example https://github.com/howerj/forth-cpu mentions that the target board is a specific Xilinx.
- Forth SoC Written in VHDL
What are some alternatives?
vunit - VUnit is a unit testing framework for VHDL/SystemVerilog
upduino-projects - Various VHDL projects I've worked on for the Upduino v2.0 and v3.0
neo430 - :computer: A damn small msp430-compatible customizable soft-core microcontroller-like processor system written in platform-independent VHDL.
neorv32 - :rocket: A tiny, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.
fpga-toolchain - Multi-platform nightly builds of open source FPGA tools
sdram-fpga - A FPGA core for a simple SDRAM controller.
fpga-fft - A highly optimized streaming FFT core based on Bailey's 4-step large FFT algorithm
VHDL-Guide - VHDL Guide
pocket-cnn - CNN-to-FPGA-framework for small CNN, written in VHDL and Python
Arcade_Galaga - Galaga Arcade Core
Flo-Posit - Posit Arithmetic Cores generated with FloPoCo
AXI4 - AXI4 Full, Lite, and AxiStream verification components. AXI4 Interface Master, Responder, and Memory verification components. AxiStream transmitter and receiver verification components