spydrnet
OpenRAM
spydrnet | OpenRAM | |
---|---|---|
1 | 1 | |
85 | 748 | |
- | 2.5% | |
6.8 | 9.2 | |
2 months ago | about 1 month ago | |
Python | Python | |
BSD 3-clause "New" or "Revised" License | BSD 3-clause "New" or "Revised" License |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
spydrnet
-
Is there a minimal HDL?
Here is a python tool to modify netlist / edit files. https://github.com/byuccl/spydrnet
OpenRAM
-
TSMC 180nm SP SRAM Compiler
Can’t help with ARM access but FYI: https://github.com/VLSIDA/OpenRAM
What are some alternatives?
difw - Expressive diffeomorphic transformations based on the closed-form integration of continuous piecewise affine velocity functions.
yagmail - Send email in Python conveniently for gmail using yagmail
naja-verilog - A standalone structural (gate-level) verilog parser
gwakeonlan - A GTK+ utility to awake machines using the Wake on LAN
stargan2 - StarGAN2 for practice
openlane - OpenLane is an automated RTL to GDSII flow based on several components including OpenROAD, Yosys, Magic, Netgen and custom methodology scripts for design exploration and optimization.
OpenTimer - A High-performance Timing Analysis Tool for VLSI Systems
skywater-pdk - Open source process design kit for usage with SkyWater Technology Foundry's 130nm node.
gdsfactory - python library to design chips (Photonics, Analog, Quantum, MEMs, ...), objects for 3D printing or PCBs.
system-design-primer - Learn how to design large-scale systems. Prep for the system design interview. Includes Anki flashcards.
SiEPIC_EBeam_PDK - SiEPIC EBeam PDK & Library, for SiEPIC-Tools and KLayout