esp
Embedded Scalable Platforms: Heterogeneous SoC architecture and IP integration made easy (by sld-columbia)
rosetta
Rapidly deploy Chisel and Vivado HLS accelerators on Xilinx PYNQ (by maltanar)
esp | rosetta | |
---|---|---|
1 | 1 | |
301 | 32 | |
3.3% | - | |
7.5 | 10.0 | |
25 days ago | over 5 years ago | |
C | Tcl | |
GNU General Public License v3.0 or later | BSD 2-clause "Simplified" License |
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
esp
Posts with mentions or reviews of esp.
We have used some of these posts to build our list of alternatives
and similar projects. The last one was on 2022-06-19.
-
Looking for some FPGA projects on GitHub for Vitis /AI /HLS
Some pointers on GitHub: - Xilinx Vitis Tutorials (including HLS accelerators). - Basic Vitis HLS examples - Using Xilinx PYNQ board - ESP platform
rosetta
Posts with mentions or reviews of rosetta.
We have used some of these posts to build our list of alternatives
and similar projects. The last one was on 2022-06-19.
-
Looking for some FPGA projects on GitHub for Vitis /AI /HLS
Some pointers on GitHub: - Xilinx Vitis Tutorials (including HLS accelerators). - Basic Vitis HLS examples - Using Xilinx PYNQ board - ESP platform
What are some alternatives?
When comparing esp and rosetta you can also consider the following projects:
ara - The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core
Vitis-Tutorials - Vitis In-Depth Tutorials
Vitis-HLS-Introductory-Examples
spu32 - Small Processing Unit 32: A compact RV32I CPU written in Verilog
chipyard - An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more
litex - Build your hardware, easily!
mempool - A 256-RISC-V-core system with low-latency access into shared L1 memory.