verilog-wishbone
litex
Our great sponsors
verilog-wishbone | litex | |
---|---|---|
1 | 29 | |
96 | 2,646 | |
- | - | |
0.0 | 9.7 | |
3 months ago | about 16 hours ago | |
Python | C | |
MIT License | GNU General Public License v3.0 or later |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
verilog-wishbone
-
Share some github FPGA projects (bonus if they include C++, Python, or other files)
A lot of reuse from other FOSH projects, including Litex, SpinalHDL, betrusted & u/alexforencich verilog-wishbone. Thanks to all of them :-)
litex
-
FPGA Dev Boards for $150 or Less
https://github.com/enjoy-digital/litex
they have tutorials, you can get compatible boards for around $20
-
Need help to build a RISC-V Processor on Artix-7 FPGA: Final Year Engineering Project Guide
With LiteX you can synthesize a VexRiscV processor. You can run Linux on it. The toolchain is pretty easy to use, as long as you use Xilinx Vivado to compile to gateware.
-
Sunset TCL scripts ?
LiteX is a great example of a Python-first flow. However, they have chosen not to subordinate the scripting environment to a GUI toolchain - EDA vendors are unlikely to choose the same trade.
- synthesizing and using the Ibex RISC-V core
-
Been messing around with litex and migen on my Tang Primer 20K
To lean these: https://github.com/enjoy-digital/litex, https://github.com/m-labs/migen
- CPU design for college project
- How can I learn about RISC-V and use case? I want to do a project for begginers
-
How Much Would It Cost For A Truly Open Source RISC-V SOC?
If you use LiteX to generate a VexRiscV system-on-a-chip, you can include an open source DDR DRAM PHY. This works on Xilinx Spartan-6, Spartan7Artix7/Kintex7/Virtex7 FPGAs, and Lattice ECP5 FPGAs. DDR/LPDDR/DDR2/DDR3 depending on the FPGA.
-
Using FPGAs for computations as a beginner
I am interested in trying out FPGAs for the purpose of running specific calculations more efficiently. Since the calculations themselves are quite complex, I would need to be able to program in a relatively high-level language. I've seen that designing SoC in Python is possible, for example with Litex (https://github.com/enjoy-digital/litex) or Amaranth (https://github.com/amaranth-lang/). I don't want to spend hundreds of hours learning about FPGAs, but I'm prepared to take on a challenge.
-
Desktop GPU + PCIe + MPsoc
If you just want to display some pixels on a screen, using a 'dumb framebuffer' (just an area of memory to store the frame to be displayed) is not very difficult and a FPGA likely doesn't even need an external device - it can output something 'close enough' to VGA. DVI(-in-HDMI) is also possible with minimal external support. Operating system like Linux or NetBSD have support for 'dumb framebuffer'. SoC generator Litex has built-in support as well to generate a framebuffer and the appropriate device tree to declare it to Linux.
What are some alternatives?
nmigen-tutorial - A tutorial for using nmigen
SpinalHDL - Scala based HDL
SaxonSoc - SoC based on VexRiscv and ICE40 UP5K
fusesoc - Package manager and build abstraction tool for FPGA/ASIC development
openwifi - open-source IEEE 802.11 WiFi baseband FPGA (chip) design: driver, software
verilog-ethernet - Verilog Ethernet components for FPGA implementation
litedram - Small footprint and configurable DRAM core
cva6 - The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux
FPGA_RealTime_and_Static_Sobel_Edge_Detection - Pipelined implementation of Sobel Edge Detection on OV7670 camera and on still images
de10-nano - Absolute beginner's guide to the de10-nano
RISCV-FiveStage - Marginally better than redstone
linux-on-litex-vexriscv - Linux on LiteX-VexRiscv