spu32
shecc
Our great sponsors
spu32 | shecc | |
---|---|---|
1 | 6 | |
60 | 1,038 | |
- | 4.7% | |
0.0 | 8.7 | |
almost 2 years ago | 20 days ago | |
C | C | |
MIT License | BSD 2-clause "Simplified" License |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
spu32
-
Designing instruction decoder
You asked for "elegant and simple". Disregarding your request, here's how I decode RISC-V: https://github.com/maikmerten/spu32/blob/master/cpu/decoder.v
shecc
-
A self-hosting and educational C optimizing compiler
Yes, consider the case of shecc. It requires just a handful of C code lines to interpret directives set in the C preprocessor. Unlike relying on existing tools like cpp, as, or ld, shecc stands alone as a minimalist cross-compiler. This design could be particularly beneficial for students delving into the study of compiler construction. See https://github.com/sysprog21/shecc/blob/master/src/lexer.c#L...
-
Compiler Class
I'm looking at this one for a CPU design I've been working on. :)
https://github.com/jserv/shecc
- Shecc: Self-hosting and educational C compiler
- shecc: self-hosting and educational C compiler
- shecc: Self-hosting and educational C compiler
What are some alternatives?
RISCV - A Pipelined RISC-V RV32I Core in Verilog [Moved to: https://github.com/georgeyhere/Toast-RV32i]
dji-firmware-tools - Tools for handling firmwares of DJI products, with focus on quadcopters.
quasiSoC - No-MMU Linux capable RISC-V SoC designed to be useful.
chipyard - An Agile RISC-V SoC Design Framework with in-order cores, out-of-order cores, accelerators, and more
Toast-RV32i - Pipelined RISC-V RV32I Core in Verilog
coollang-2020-fs - Compiler of a small Scala subset
esp - Embedded Scalable Platforms: Heterogeneous SoC architecture and IP integration made easy
bsod-kernel-fuzzing - BSOD: Binary-only Scalable fuzzing Of device Drivers
cariboulite - CaribouLite turns any 40-pin Raspberry-Pi into a Tx/Rx 6GHz SDR
amacc - Small C Compiler generating ELF executable Arm architecture, supporting JIT execution
darkriscv - opensouce RISC-V cpu core implemented in Verilog from scratch in one night!
llvm-project - The LLVM Project is a collection of modular and reusable compiler and toolchain technologies.