cva6 VS riscv_vhdl

Compare cva6 vs riscv_vhdl and see what are their differences.

cva6

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux (by openhwgroup)

riscv_vhdl

Portable RISC-V System-on-Chip implementation: RTL, debugger and simulators (by sergeykhbr)
Our great sponsors
  • InfluxDB - Power Real-Time Data Analytics at Scale
  • WorkOS - The modern identity platform for B2B SaaS
  • SaaSHub - Software Alternatives and Reviews
cva6 riscv_vhdl
10 2
2,074 578
3.9% -
9.7 8.8
7 days ago 4 months ago
Assembly Verilog
GNU General Public License v3.0 or later Apache License 2.0
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.

cva6

Posts with mentions or reviews of cva6. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2023-03-08.

riscv_vhdl

Posts with mentions or reviews of riscv_vhdl. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2021-02-08.

What are some alternatives?

When comparing cva6 and riscv_vhdl you can also consider the following projects:

cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

verilator - Verilator open-source SystemVerilog simulator and lint system

litex - Build your hardware, easily!

Ripes - A graphical processor simulator and assembly editor for the RISC-V ISA

microwatt - A tiny Open POWER ISA softcore written in VHDL 2008

riscv-cores-list - RISC-V Cores, SoC platforms and SoCs

edb-debugger - edb is a cross-platform AArch32/x86/x86-64 debugger.

litedram - Small footprint and configurable DRAM core

VexRiscv - A FPGA friendly 32 bit RISC-V CPU implementation

ara - The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

lxp32-cpu - A lightweight, open source and FPGA-friendly 32-bit CPU core based on an original instruction set