cva6 VS fpga_floorplanning

Compare cva6 vs fpga_floorplanning and see what are their differences.

cva6

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux (by openhwgroup)

fpga_floorplanning

NTHU CS5160 FPGA結構及設計自動化 麥偉基 Final Project (by LeoTheBestCoder)
Our great sponsors
  • WorkOS - The modern identity platform for B2B SaaS
  • InfluxDB - Power Real-Time Data Analytics at Scale
  • SaaSHub - Software Alternatives and Reviews
cva6 fpga_floorplanning
10 2
2,074 3
3.9% -
9.7 5.6
8 days ago about 2 years ago
Assembly C++
GNU General Public License v3.0 or later -
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.

cva6

Posts with mentions or reviews of cva6. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2023-03-08.

fpga_floorplanning

Posts with mentions or reviews of fpga_floorplanning. We have used some of these posts to build our list of alternatives and similar projects.

What are some alternatives?

When comparing cva6 and fpga_floorplanning you can also consider the following projects:

cv32e40p - CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

hls4ml - Machine learning on FPGAs using HLS

litex - Build your hardware, easily!

naja - Structural Netlist API (and more) for EDA post synthesis flow development

verilator - Verilator open-source SystemVerilog simulator and lint system

riscv-cores-list - RISC-V Cores, SoC platforms and SoCs

riscv_vhdl - Portable RISC-V System-on-Chip implementation: RTL, debugger and simulators

litedram - Small footprint and configurable DRAM core

ara - The PULP Ara is a 64-bit Vector Unit, compatible with the RISC-V Vector Extension Version 1.0, working as a coprocessor to CORE-V's CVA6 core

gd32vf103inator - Program the GD32VF103 using C, your favourite editor and make

openwifi - open-source IEEE 802.11 WiFi baseband FPGA (chip) design: driver, software

hdcp