cpufetch
XiangShan
Our great sponsors
cpufetch | XiangShan | |
---|---|---|
18 | 32 | |
1,763 | 4,294 | |
- | 2.2% | |
8.1 | 9.3 | |
14 days ago | 5 days ago | |
C | Scala | |
GNU General Public License v3.0 only | GNU General Public License v3.0 or later |
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.
cpufetch
- Converted my main system to Debian over the weekend
-
Since yall seem to like fetch programms. I present you guys cpufetch.
Here you go. Thats the github Link.
- Something like neofetch for the graphics stack?
-
cpufetch
https://github.com/Dr-Noob/cpufetch/blob/master/src/common/args.c (very inefficient parsing)
- lscpu + neofetch = cpufetch
-
Hacker News top posts: Apr 8, 2021
lscpu + neofetch = cpufetch\ (24 comments)
- CPUFetch - Simple yet fancy CPU architecture fetching tool
- Lscpu and Neofetch = Cpufetch
XiangShan
-
Loongson 3A6000: A Star Among Chinese CPUs
Are you calling for the government to pick a winner? The Chinese word for this fierce if at times chaotic competition is "juan". It worked for them in EV and PV. The outcome remains to be seen in chips and commercial space launches. But even their mostly (ex-)students-run open source Xiangshan RiscV project https://github.com/OpenXiangShan/XiangShan shows a remarkable level of sophistication.
-
MRISC32 – An Open 32-Bit RISC/Vector ISA (Suitable for FPGA CPU)
> Certainly no RISC-V implementations that are in the hands of customers right now do any fusion and it doesn't seem to hurt their ability to match or exceed the performance of similar Arm cores (A55, A72).
You can play around with OpenXianShan though, they have a few fusion targets: https://github.com/OpenXiangShan/XiangShan/blob/master/src/m...
Most of the targets require the same destination, so it won't be able to fuse current codegen. I suppose there is still some time before compilers need to be ready, but it's not that much.
> Perhaps they will provide compiler patches if required.
I hope so, btw t-head seems to be still be trying to upstream XTheadVector: https://gcc.gnu.org/pipermail/gcc-patches/2024-January/64278...
-
Ask HN: Are there any open source dual-issue RISC-V processor
This is the most advanced open source risc-v implementation I'm awair of: https://github.com/OpenXiangShan/XiangShan
-
How can I leverage RISC-V in my final year Electrical & Electronics Engineering project? Seeking advice and project ideas.
Maybe implement a big feature for a open source design? like vroom or xiangshan.
- 大炼芯运动彻底破产,跪舔韩国要技术
-
New processor, OS to propel open-source chip ecosystem
I did know about XiangShan, but not Aolai. Is it a Linux distribution?
-
How to build a Startup use open source chips
If you are interested in high performance look into vroom , c910 and xianghan, maybe you could adopt one of them.
- Open-source high-performance RISC-V processor
What are some alternatives?
zydis - Fast and lightweight x86/x86-64 disassembler and code generation library
openc910 - OpenXuantie - OpenC910 Core
peakperf - Achieve peak performance on x86 CPUs and NVIDIA GPUs
darkriscv - opensouce RISC-V cpu core implemented in Verilog from scratch in one night!
x86info - x86info : x86 processor register decoder.
riscv-boom - SonicBOOM: The Berkeley Out-of-Order Machine
libpeer - WebRTC Library for IoT/Embedded Device using C
png2ascii - Lightning fast ASCII image generator
chisel - Chisel: A Modern Hardware Design Language
PixelArtSearch - Pixel art search engine for opengameart
redroid-doc - redroid (Remote-Android) is a multi-arch, GPU enabled, Android in Cloud solution. Track issues / docs here