ContrAlto VS serv

Compare ContrAlto vs serv and see what are their differences.

ContrAlto

This repository contains the source code for Living Computers: Museum+Labs's Xerox Alto emulator, ContrAlto. (by livingcomputermuseum)

serv

SERV - The SErial RISC-V CPU (by olofk)
Our great sponsors
  • InfluxDB - Power Real-Time Data Analytics at Scale
  • WorkOS - The modern identity platform for B2B SaaS
  • SaaSHub - Software Alternatives and Reviews
ContrAlto serv
2 19
225 1,244
- -
0.0 7.7
about 5 years ago 15 days ago
C# Verilog
GNU Affero General Public License v3.0 ISC License
The number of mentions indicates the total number of mentions that we've tracked plus the number of user suggested alternatives.
Stars - the number of stars that a project has on GitHub. Growth - month over month growth in stars.
Activity is a relative number indicating how actively a project is being developed. Recent commits have higher weight than older ones.
For example, an activity of 9.0 indicates that a project is amongst the top 10% of the most actively developed projects that we are tracking.

ContrAlto

Posts with mentions or reviews of ContrAlto. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2021-02-06.

serv

Posts with mentions or reviews of serv. We have used some of these posts to build our list of alternatives and similar projects. The last one was on 2022-11-11.

What are some alternatives?

When comparing ContrAlto and serv you can also consider the following projects:

neorv32 - :rocket: A tiny, customizable and extensible MCU-class 32-bit RISC-V soft-core CPU and microcontroller-like SoC written in platform-independent VHDL.

riscv-cores-list - RISC-V Cores, SoC platforms and SoCs

IronOS - Open Source Soldering Iron firmware

fusesoc - Package manager and build abstraction tool for FPGA/ASIC development

neo430 - :computer: A damn small msp430-compatible customizable soft-core microcontroller-like processor system written in platform-independent VHDL.

psram-tang-nano-9k - An open source PSRAM/HyperRAM controller for Sipeed Tang Nano 9K / Gowin GW1NR-LV9QN88PC6/15 FPGA

edalize - An abstraction library for interfacing EDA tools

riscv_verilator_model - RISCV model for Verilator/FPGA targets

zipversa - A Versa Board implementation using the AutoFPGA/ZipCPU infrastructure

minimax - Minimax: a Compressed-First, Microcoded RISC-V CPU

OpenTimer - A High-performance Timing Analysis Tool for VLSI Systems